Please enter the words you want to search for:

[Return to folder listing]

   PCB Layout Parasitics Extraction of a GaN Half-Bridge: Simulation and Experimental Validation   [View] 
 [Download] 
 Author(s)    Benedikt KOHLHEPP, Samuel FABER, Daniel KÜBRICH, Thomas DÜRBAUM  
 Abstract   Commutation loop inductance is on everyone's lips in power electronics, due the relevance for switching transitions and switching losses. In most cases, this inductance is obtained by using numerical field simulations. However, confidence in the simulation results requires validation by measurements. Especially for designs employing wide bandgap semiconductors, minimized commutation loop inductance is crucial for full performance of the semiconductors. Applying optimized packages and PCB layouts results in commutation loop inductances below 1 nH, which makes its experimental extraction challenging. Therefore, the paper studies a method for commutation inductance measurement based on a resonance of a modified DC-link capacitor with this inductance. The measurement of a GaN-half-bridge's commutation loop complies with results from simulation, demonstrating that the measurement method is applicable for commutation inductance in sub-nH range. 
 Download 
Filename:0018-epe2023-full-11142188.pdf
Filesize:460.8 KB
 Type   Members Only 
 Date   Last modified 2023-09-24 by System