Please enter the words you want to search for:

[Return to folder listing]

   Reduction of parasitic capacitance in 10 kV SiC MOSFET power modules using 3D FEM   [View] 
 [Download] 
 Author(s)   Asger Bjørn JØRGENSEN 
 Abstract   The benefits of emerging wide-band gap semiconductors can only be utilized if the semiconductor is properly packaged. Capacitive coupling in the package causes electromagnetic interference during high dv/dt switching. This paper investigates the current flowing in the parasitic capacitance between the output node and the grounded heat sink for a custom silicon carbide power module. A circuit model of the capacitive coupling path is presented, using parasitic capacitances extracted from ANSYS Q3D. Simulated values are compared with experimental results. A new iteration of the silicon carbide power module is designed, having reduced capacitive coupling without penalizing other parameters. The new module is tested experimentally, which verifies the reduced capacitive coupling to the heat sink. 
 Download 
Filename:0071-epe2017-full-14155122.pdf
Filesize:1.043 MB
 Type   Members Only 
 Date   Last modified 2018-04-17 by System