Please enter the words you want to search for:

[Return to folder listing]

   The Use of Real Time Digital Simulation and Hardware in the Loop to De-Risk Novel Control Algorithms   [View] 
 [Download] 
 Author(s)   Sean LODDICK, Ushe MUPAMBIREYI, Campbell BOOTH, Andrew ROSCOE, Steven BLAIR, Xinyao LI, Jim WATSON, Kevin DAFFEY 
 Abstract   Low power demonstrators are commonly used to validate novel control algorithms. However, the response of the demonstrator to network transients and faults is often unexplored. The importance of this work has, in the past, justified facilities such as the T45 Shore Integration Test Facility (SITF) at the Electric Ship Technology Demonstrator (ESTD). This paper presents the use of real time digital simulation and hardware in the loop to de-risk an innovative control algorithm with respect to network transients and faults. A novel feature of the study is the modelling of events at the power electronics level (time steps of circa 2 µs) and the system level (time steps of circa 50 µs). 
 Download 
Filename:0405-epe2011-full-22291443.pdf
Filesize:746.9 KB
 Type   Members Only 
 Date   Last modified 2012-01-26 by System