|
MASH Delta-Sigma DPWM based Sliding-Mode Controller dedicating to High Frequency SMPS
| [View]
[Download]
|
Author(s) |
Bo LI, Shuibao GUO, Xuefang LIN-SHI, Bruno ALLARD |
Abstract |
The high resolution digital pulse width modulator (DPWM) becomes a crucial part in digital controller for power converters that requires a fast system clock, especially applied to a high switching frequency SMPS. This paper proposes two solutions, the dithering Multi-stAge-noise-Shaping (MASH) and the 2-2 MASH delta-sigma DPWM, so as to alleviate the inherent idle tone effects. An improved sliding mode controller (SMC) is also introduced here exhibiting better performance than the traditional PID compensator. Mixed-signal simulation are presented to demonstrate the theoretical analysis. Experimental results verify the SMPS close-loop operation on 3 V input with 5 V output, 1 A DC-DC boost converter at 1 MHz switching frequency, using a Virtex-II FPGA platform. A digital controller integrated chip (IC) including both DPWM and SMC is introduced as a verification prototype that potentially achieves switching frequency beyond 10MHz. |
Download |
Filename: | 0278-epe2011-full-10254253.pdf |
Filesize: | 693.3 KB |
|
Type |
Members Only |
Date |
Last modified 2012-01-26 by System |
|
|